Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

7476

  

Datasheet PDF - Fairchild Semiconductor

7476 image

Part Name
7476

Other PDF
  no available.

PDF

page
4 Pages

File Size
40.6 kB

MFG CO.
Fairchild
Fairchild Semiconductor 

General Description
This device contains two independent positive pulse triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flop after a complete clock pulse. While the clock is LOW the slave is isolated from the master. On the positive transition of the clock, the data from the J and K inputs is transferred to the master. While the clock is HIGH the J and K inputs are disabled. On the negative transition of the clock, the data from the master is
transferred to the slave. The logic state of J and K inputs must not be allowed to change while the clock is HIGH. The data is transferred to the outputs on the falling edge of the clock pulse. A LOW logic level on the preset or clear inputs will set or reset the outputs regardless of the logic
levels of the other inputs.7476


Part Name
Description
PDF
MFC CO.
AND-Gated J-K Master-Slave Flip Flops with Reset and Clear
IK Semicon Co., Ltd
AND-Gated J-K Master-Slave Flip-Flops with Reset and Clear
Integral Corp.
GATED J-K MASTER-SLAVE FLIP-FLOPS
Micro Electronics
GATE J-K MASTER-SLAVE FLIP-FLOPS
STMicroelectronics
CMOS Gated J-K Master-Slave Flip-Flops
Intersil
Dual J-K Flip-Flops(with Clear)
Hitachi -> Renesas Electronics
Dual J-K Flip-Flops(with Clear)
Hitachi -> Renesas Electronics
Dual J-K Flip-Flops (with Clear) ( Rev : V2 )
Renesas Electronics
Dual J−K Master−Slave Flip−Flop
Motorola => Freescale
Dual J‐K Master‐Slave Flip‐Flop ( Rev : 2016 )
ON Semiconductor

Share Link: 


All Rights Reserved © qdatasheet.com [ Privacy Policy ] [ Contact Us ]