Part Name
74ALVC162836ADGG
MFG CO.
Philips Electronics
DESCRIPTION
The 74ALVC162836A is an 20-bit universal bus driver. Data flow is controlled by output enable (OE), latch enable (LE) and clock inputs (CP).
When LE is HIGH, the A to Y data flow is transparent. When LE is HIGH and CP is held at LOW or HIGH, the data is latched; on the LOW to HIGH transient of CP the A-data is stored in the latch/flip-flop.
FEATURES
• Wide supply voltage range of 1.2 V to 3.6 V
• Complies with JEDEC standard no. 8-1A.
• CMOS low power consumption
• Direct interface with TTL levels
• Current drive ± 12 mA at 3.0 V
• MULTIBYTETM flow-through standard pin-out architecture
• Low inductance multiple VCC and GND pins for minimum noise and ground bounce
• Output drive capability 50 Ω transmission lines @ 85°C
• Integrated 30 Ω termination resistors
• Diode clamps to VCC and GND on all inputs
• Input diodes to accommodate strong drivers
Part Name
Description
PDF
MFC CO.
20-bit registered driver with inverted register enable (3-State)
NXP Semiconductors.
18-bit registered driver with inverted register enable and 30 Ω termination resistors; 3-state
NXP Semiconductors.
16-bit registered driver with inverted register enable and 30 Ω termination resistors (3-state)
NXP Semiconductors.
18-bit registered driver with inverted register enable; 3-state
NXP Semiconductors.
18-bit Universal Bus Driver with 3-state Outputs and Inverted Latch Enable
Renesas Electronics
18-bit Universal Bus Driver with 3-state Outputs and Inverted Latch Enable
Hitachi -> Renesas Electronics
18-bit Universal Bus Driver with 3-state Outputs and Inverted Latch Enable
Hitachi -> Renesas Electronics
18-bit Universal Bus Driver with 3-state Outputs and Inverted Latch Enable
Hitachi -> Renesas Electronics
20-bit buffer/line driver; non-inverting; with 30 Ω termination resistors; 3-state
NXP Semiconductors.
16-bit transceiver/register with dual enable; 3-state
NXP Semiconductors.