Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

3S12XDG128 View Datasheet(PDF) - Freescale Semiconductor

Part Name
Description
MFG CO.
3S12XDG128
Freescale
Freescale Semiconductor Freescale
'3S12XDG128' PDF : 1348 Pages View PDF
Chapter 1 Device Overview MC9S12XD-Family
The XCLKS signal selects the oscillator configuration during reset low phase while a clock quality check
is ongoing. This is the case for:
• Power on reset or low-voltage reset
• Clock monitor reset
• Any reset while in self-clock mode or full stop mode
The selected oscillator configuration is frozen with the rising edge of reset.
The pin can be configured to drive the internal system clock ECLKX2.
EXTAL
MCU
C1
Crystal or
Ceramic Resonator
XTAL
C2
VSSPLL
Figure 1-11. Loop Controlled Pierce Oscillator Connections (PE7 = 1)
EXTAL
MCU
XTAL
RB
RS
C1
Crystal or
Ceramic Resonator
C2
VSSPLL
Figure 1-12. Full Swing Pierce Oscillator Connections (PE7 = 0)
EXTAL
MCU
XTAL
CMOS-Compatible
External Oscillator
Not Connected
Figure 1-13. External Clock Connections (PE7 = 0)
1.2.3.17 PE6 / MODB / TAGHI — Port E I/O Pin 6
PE6 is a general-purpose input or output pin. It is used as a MCU operating mode select pin during reset.
The state of this pin is latched to the MODB bit at the rising edge of RESET. This pin is an input with a
MC9S12XDP512 Data Sheet, Rev. 2.21
58
Freescale Semiconductor
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]