Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

CHR0100A View Datasheet(PDF) - United Monolithic Semiconductors

Part Name
Description
MFG CO.
CHR0100A
UMS
United Monolithic Semiconductors UMS
'CHR0100A' PDF : 6 Pages View PDF
1 2 3 4 5 6
CHR0100a
5.8GHz Image rejection mixer
Typical Bias Configuration
The typical bias voltage applied to the chip is Vd = 4V.
If the LO power is low (ex: < 5dBm) one can apply a negative voltage (-0.3V) on
Vg to improve and secure the conversion characteristic.
Each Vg and Vd port should have a 10nF decoupling capacitor to the ground.
Connection of only one of the two VgQ and Q pads is necessary
10nF
VgI VgQ
Vd
10nF
IQ
10nF
LO
CHR0100a
RF
10nF
Q
VgQ
Chip Mechanical Data
CHR0100a
Chip size 1770 ± 20 µm x 1370 ± 20 µm
Chip thickness 100 ± 10 µm
Ref. : DSCHR01000161 -9-Jun-00
4/6
Specifications subject to change without notice
Route Départementale 128 , B.P.46 - 91401 ORSAY Cedex - FRANCE
Tel.: +33 (0)1 69 33 03 08 - Fax : +33 (0)1 69 33 03 09
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]