Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

CS5361-KSZ View Datasheet(PDF) - Cirrus Logic

Part Name
Description
MFG CO.
'CS5361-KSZ' PDF : 23 Pages View PDF
CS5361
4.2.2 Master Mode
In Master mode, LRCK and SCLK operate as outputs. The left/right and serial clocks are internally derived from the
master clock with the left/right clock equal to Fs and the serial clock equal to 64x Fs, as shown in Figure 23. Refer
to Table 3 for common master clock frequencies.
÷ 256
Single
Speed
00
MCLK
÷1
0
÷2
1
÷ 128
Double
Speed
01
÷ 64
Quad
Speed
10
LRCK Output
(Equal to Fs)
M1 M0
MDIV
÷4
Single
Speed
00
÷2
Double
Speed
01
÷1
Quad
Speed
10
SCLK Output
Figure 23. CS5361 Master Mode Clocking
SAMPLE RATE (kHz)
32
44.1
48
64
88.2
96
176.4
192
MDIV = 0
MCLK (MHz)
8.192
11.2896
12.288
8.192
11.2896
12.288
11.2896
12.288
MDIV = 1
MCLK (MHz)
16.384
22.5792
24.576
16.384
22.5792
24.576
22.5792
24.576
Table 3. CS5361 Common Master Clock Frequencies
DS467F2
17
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]