AD7762
STATUS REGISTER (READ ONLY)
MSB
LSB
PART 1 PART 0 DIE 2 DIE 1 DIE 0 DVALID LPWR OVR DL OK Filter OK U Filter BYP F3 1 DEC2 DEC1 DEC0
Table 17.
Bit
15, 14
13 to 11
10
9
8
7
Mnemonic
PART1:0
DIE2:0
DVALID
LPWR
OVR
DL OK
6
Filter OK
5
U Filter
4
BYP F3
3
1
2-0
DEC2:0
Comment
Part Number. These bits are constant for the AD7762.
Die Number. These bits reflect the current AD7762 die number for identification purposes within a system.
Data Valid. This bit corresponds to the DVALID bit in the status word output in the second 16-bit read operation.
Low Power. If the AD7762 is operating in low power mode, this bit is set to 1.
If the current analog input exceeds the current overrange threshold, this bit is set.
When downloading a user filter to the AD7762, a checksum is generated. This checksum is compared to the one
downloaded following the coefficients. If these checksums agree, this bit is set.
When a user-defined filter is in use, a checksum is generated when the filter coefficients pass through the filter. This
generated checksum is compared to the one downloaded. If they match, this bit is set.
If a user-defined filter is in use, this bit is set.
Bypass Filter 3. If Filter 3 is bypassed by setting the relevant bit in Control Register 1, this bit is also set.
This bit is always set.
Decimation Rate. These correspond to the bits set in Control Register 1.
OFFSET REGISTER—ADDRESS 0X0003
Non-bitmapped, Default Value 0x0000
The offset register uses twos complement notation and is scaled such that 0x7FFF (maximum positive value) and 0x8000 (maximum
negative value) correspond to an offset of +0.78125% and −0.78125%, respectively. Offset correction is applied after any gain correction.
Using the default gain value of 1.25 and assuming a reference voltage of 4.096V, the offset correction range is approximately ±25 mV.
GAIN REGISTER—ADDRESS 0X0004
Non-bitmapped, Default Value 0xA000
The gain register is scaled such that 0x8000 corresponds to a gain of 1.0. The default value of this register is 1.25 (0xA000). This gives a
full-scale digital output when the input is at 80% of VREF. This ties in with the maximum analog input range of ±80% of VREF p-p.
OVERRANGE REGISTER—ADDRESS 0X0005
Non-bitmapped, Default Value 0xCCCC
The overrange register value is compared with the output of the first decimation filter to obtain an overload indication with minimum
propagation delay. This is prior to any gain scaling or offset adjustment. The default value is 0xCCCC which corresponds to 80% of VREF
(the maximum permitted analog input voltage). Assuming VREF = 4.096 V, the bit is then set when the input voltage exceeds
approximately 6.55 V p-p differential. Note that the overrange bit is also set immediately if the analog input voltage exceeds 100% of VREF
for more than four consecutive samples at the modulator rate.
Rev. 0 | Page 24 of 28