Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

ICS9248F-131 View Datasheet(PDF) - Integrated Circuit Systems

Part Name
Description
MFG CO.
'ICS9248F-131' PDF : 16 Pages View PDF
Prev 11 12 13 14 15 16
ICS9248 - 131
PCI_STOP# Timing Diagram
PCI_STOP# is an asynchronous input to the ICS9248-131. It is used to turn off the PCICLK clocks for low power operation.
PCI_STOP# is synchronized by the ICS9248-131 internally. The minimum that the PCICLK clocks are enabled (PCI_STOP#
high pulse) is at least 10 PCICLK clocks. PCICLK clocks are stopped in a low state and started with a full high pulse width
guaranteed. PCICLK clock on latency cycles are only one rising PCICLK clock off latency is one PCICLK clock.
Notes:
1. All timing is referenced to the Internal CPUCLK (defined as inside the ICS9248 device.)
2. PCI_STOP# is an asynchronous input, and metastable conditions may exist. This signal is required to be synchronized
inside the ICS9248 device.
3. All other clocks continue to run undisturbed.
4. CPU_STOP# is shown in a high (true) state.
14
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]