Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

IMP1832SEMA View Datasheet(PDF) - A1 PROs co., Ltd.

Part Name
Description
MFG CO.
IMP1832SEMA
A1PROS
A1 PROs co., Ltd. A1PROS
'IMP1832SEMA' PDF : 7 Pages View PDF
1 2 3 4 5 6 7
IMP1832
Application Information
Watchdog Timer and ST Input
A watchdog timer stops and restarts a microprocessor that is
“hung-up”. Through the time delay input, TD, three watchdog
time-out periods are selectable: 150ms, 610ms and 1,200ms. If the
strobe input, ST, is not strobed LOW prior to timeout, reset signals
become active. On power-up or after the supply voltage returns to
an in-tolerance condition, the reset signal remains active for
250ms minimum, allowing the power supply and system micro-
processor to stabilize.
ST Pulses as short as 20ns can be detected.
Valid
Valid
Invalid
Strobe
Strobe
Strobe
ST
tRST
RESET
tST
tTD
(Min)
tTD
(Max)
A HIGH-to-LOW ST signal transition must be regularly issued
no later than the minimum time-out period defined by the state of
the TD signal. This guarantees the watchdog timer does not
time-out.
Timeouts periods of approximately 150ms, 610ms or 1,200ms are
selected through the TD pin.
TD Voltage Level
Watchdog Time-Out Period (ms)
Min
Nominal
Max
GND
62.5
150
250
Floating
250
610
1000
VCC
500
1200
2000
1832_t03.eps
The watchdog timer can not be disabled. It must be strobed with
a high-to-low transition to avoid a watchdog timeout and reset.
Note: ST is ignored whenever a reset is active.
1832_08.eps
Figure 5. Timing Diagram: Strobe Input
Supply
Voltage
IMP1832
1
PBRST
2
TD
8
VCC
7
ST
3
6
TOL RESET
4
5
GND RESET
mP
RESET
MREQ
Address
Bus
Figure 6. Application Circuit: Watchdog Timer
Decoder
1832_06.eps
© 1999 IMP, Inc.
408-432-9100/www.impweb.com
5
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]