Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

LTC1380 View Datasheet(PDF) - Linear Technology

Part Name
Description
MFG CO.
'LTC1380' PDF : 12 Pages View PDF
1 2 3 4 5 6 7 8 9 10 Next
LTC1380/LTC1393
PIN FUNCTIONS
S0 to S7/S0± to S3± (Pin 1 to Pin 8): Single-Ended Analog
Multiplexer Inputs (S0 to S7) for the LTC1380. Differential
Analog Multiplexer Inputs (S0± to S3±) for the LTC1393.
DO/DO+(Pin 9): Analog Multiplexer Output for the LTC1380.
Positive Differential Analog Multiplexer Output for the
LTC1393.
VEE/DO– (Pin 10): Negative Supply Pin for the LTC1380.
Negative Differential Multiplexer Output for the LTC1393.
For the LTC1380, VEE should be bypassed to GND with a
0.1µF ceramic capacitor when operating from split sup-
plies or connected to GND for single supply operation.
GND (Pin 11): Ground Pin.
A1, AO (Pin 12, Pin 13): Address Selection Pins. Tie these
two pins to either VCC or GND to select one of four possible
addresses to which the LTC1380/LTC1393 will respond.
SDA (Pin 14): SMBus Bidirectional Digital Input/Output
Pin. This pin has an open-drain output and requires a pull-
up resistor or current source to the positive supply for
normal operation. Data is shifted into and acknowledged
by the LTC1380/LTC1393 using this pin.
SCL (Pin 15): SMBus Clock Input. SDA data is shifted in
at rising edges of this clock during data transfer.
VCC (Pin 16): Positive Supply Pin. This pin should be
bypassed to GND with a 0.1µF ceramic capacitor.
BLOCK DIAGRA
ANALOG INPUTS
(LTC1380: S0 TO S7)
(LTC1393: S0± TO S3±)
MULTIPLEXER
SWITCHES
ANALOG OUTPUT(S)
(LTC1380:
(LTC1393:
DDOO)±)
4-BIT LATCH
AND DECODER
SHIFT REGISTER HOLD
A0
ADDRESS
A1
COMPARATOR
SDA
SMBus STATE
SCL
MACHINE
STOP
1380/93 BD
6
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]