Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

LTC1408 View Datasheet(PDF) - Linear Technology

Part Name
Description
MFG CO.
'LTC1408' PDF : 20 Pages View PDF
1 2 3 4 5 6 7 8 9 10 Next
FEATURES
600ksps ADC with 6 Simultaneously Sampled
Differential Inputs
100ksps Throughput per Channel
76dB SINAD
Low Power Dissipation: 15mW
3V Single Supply Operation
2.5V Internal Bandgap Reference, Can be Overdriven
with External Reference
3-Wire Serial Interface
Internal Conversion Triggered by CONV
SLEEP (6µW) Shutdown Mode
NAP (3.3mW) Shutdown Mode
0V to 2.5V Unipolar, or ±1.25V Bipolar Differential
Input Range
90dB Common Mode Rejection
Tiny 32-Pin (5mm × 5mm) QFN Package
U
APPLICATIO S
Multiphase Power Measurement
Multiphase Motor Control
Data Acquisition Systems
Uninterruptable Power Supplies
, LT, LTC and LTM are registered trademarks of Linear Technology Corporation. All
other trademarks are the property of their respective owners. Protected by U.S. Patents
including 6084440, 6522187.
LTC1408
6 Channel, 14-Bit, 600ksps
Simultaneous Sampling ADC
DESCRIPTIO with Shutdown
The LTC®1408 is a 14-bit, 600ksps ADC with six simulta-
neously sampled differential inputs. The device draws
only 5mA from a single 3V supply, and comes in a tiny 32
pin (5mm × 5mm) QFN package. A SLEEP shutdown
feature lowers power consumption to 6µW. The combina-
tion of low power and tiny package makes the LTC1408
suitable for portable applications.
The LTC1408 contains six separate differential inputs that
are sampled simultaneously on the rising edge of the
CONV signal. These six sampled inputs are then
converted at a rate of 100ksps per channel.
The 90dB common mode rejection allows users to
eliminate ground loops and common mode noise by
measuring signals differentially from the source.
The device converts 0V to 2.5V unipolar inputs differen-
tially, or ±1.25V bipolar inputs also differentially,
depending on the state of the BIP pin. Any analog input
may swing rail-to-rail as long as the differential input
range is maintained.
The conversion sequence can be abbreviated to convert
fewer than six channels, depending on the logic state of
the SEL2, SEL1 and SEL0 inputs.
The serial interface sends out the six conversion results in
96 clocks for compatibility with standard serial interfaces.
BLOCK DIAGRA
CH5CH5+
CH4CH4+
CH3CH3+
CH2CH2+
CH1CH1+
CH0CH0+
21
20 19 18
17 16 15
14 12 11
10
13
S AND H
S AND H
S AND H
S AND H
98
7
S AND H
65
4
S AND H
MUX
2.5V
REFERENCE
10µF
3V
VCC
VDD
24
25
600ksps
14-BIT ADC
14-BIT LATCH 0
14-BIT LATCH 1
14-BIT LATCH 2
14-BIT LATCH 3
14-BIT LATCH 4
14-BIT LATCH 5
TIMING
LOGIC
GND
33 22
VREF
23 29
10µF
BIP
26 27 28
SEL2 SEL1 SEL0
THREE-
3
OVDD
3V
STATE
SERIAL
SD0
1
OUTPUT
PORT
2
0.1µF
OGND
30 CONV
32 SCK
31 DGND
1408 TA01
1408fa
1
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]