Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

LTC2960CDC-1 View Datasheet(PDF) - Linear Technology

Part Name
Description
MFG CO.
LTC2960CDC-1
Linear
Linear Technology Linear
'LTC2960CDC-1' PDF : 16 Pages View PDF
1 2 3 4 5 6 7 8 9 10 Next
LTC2960
APPLICATIONS INFORMATION
provide effective pull-down without excessively loading the
pull-up circuitry. A 100k resistor from output to ground is
satisfactory for most applications. When the status outputs
are high, power is dissipated in the pull-down resistors.
If VCC falls below the falling UVLO threshold, the outputs
are pulled to ground. The outputs are guaranteed to stay
low for VCC ≥ 1.2Vregardless of the output logic configura-
tion. When VCC < 1.2V, the active pull-up output behaves
similarly to an open-drain output with a pull-up resistor.
LTC2960-3
DVCC
1.6V TO 5.5V
0.4V +
OUT
IN+
and MR is a solution to this issue. The MR input can be
pulled to 36V maximum and will not affect the internal
circuitry. Input MR is often pulled down through the use
of a pushbutton switch.
SELECTING THE RESET TIMEOUT PERIOD
Use the RT input (LTC2960-1/ LTC2960-2) to select between
two fixed reset timeout periods. Connect RT to ground for
a 15ms timeout. Connect RT to VCC for a 200ms timeout.
The reset timeout period occurs after the ADJ input is
driven above threshold and the MR input transitions above
its logic threshold. After the reset timeout period, the RST
output is allowed to pull up to a high state as shown in
Figure 5. The RT input is replaced by the DVCC input in
the LTC2960-3/LTC2960-4 options and the reset timeout
period defaults to 200ms.
(a). PUSH-PULL CONFIGURATION
LTC2960-3
DVCC
0.4V +
OUT
6.3V MAX
ADJ
RST, RT = GND
15ms
RST, RT = VCC
200ms
2960 F05
Figure 5. Selectable Reset Timeout Period
IN+
(b). OPEN-DRAIN CONFIGURATION
2960 F04
Figure 4. LTC2960-3 (LTC2960-4) RST and OUT Outputs are
Configurable as Push-Pull or Open-Drain
MANUAL RESET INPUT
When ADJ is above its reset threshold and the manual
reset input (MR) is pulled low, the RST output is forced
low. RST remains low for the selected reset timeout period
after the manual reset input is released and pulled high.
The manual reset input is pulled up internally through a
1μA current source to an internal bias voltage (see Elec-
trical Characteristics). If external leakage currents have
the ability to pull down the manual reset input below its
logic threshold, a pull-up resistor placed between VCC
EXTERNAL HYSTERESIS
The LTC2960 IN+ comparator hysteresis is 20mV (V+HYS),
or 5% referred to VTH. Certain applications require more
than the built-in native hysteresis. The application sche-
matic in Figure 6 adds one additional resistor (R6) to a
typical attenuator network. The procedure below is used
to determine a value for R6 to provide an increase over
the native hystereis. In this example, it is desired to double
the native hysteresis from 300mV to 600mV and achieve
a falling threshold of 6V.
Before including R6, the rising threshold (VR) is 6.293V
while the falling threshold (VF) is 5.993V. The hysteresis
referred to VA is calculated from:
VHYST(VA) = VPHYS ⎛⎝⎜ 1+RR54⎞⎠⎟ =20mV 15 = 300mV
2960f
10
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]