Package and Pin Listings
Table 55. MPC8349EA (TBGA) Pinout Listing (continued)
Signal
Package Pin Number
Pin Type
Gigabit Reference Clock
EC_GTX_CLK125
C8
I
Three-Speed Ethernet Controller (Gigabit Ethernet 1)
TSEC1_COL/GPIO2[20]
A17
I/O
TSEC1_CRS/GPIO2[21]
F12
I/O
TSEC1_GTX_CLK
D10
O
TSEC1_RX_CLK
A11
I
TSEC1_RX_DV
B11
I
TSEC1_RX_ER/GPIO2[26]
B17
I/O
TSEC1_RXD[7:4]/GPIO2[22:25]
B16, D16, E16, F16
I/O
TSEC1_RXD[3:0]
E10, A8, F10, B8
I
TSEC1_TX_CLK
D17
I
TSEC1_TXD[7:4]/GPIO2[27:30]
A15, B15, A14, B14
I/O
TSEC1_TXD[3:0]
A10, E11, B10, A9
O
TSEC1_TX_EN
B9
O
TSEC1_TX_ER/GPIO2[31]
A16
I/O
Three-Speed Ethernet Controller (Gigabit Ethernet 2)
TSEC2_COL/GPIO1[21]
C14
I/O
TSEC2_CRS/GPIO1[22]
D6
I/O
TSEC2_GTX_CLK
A4
O
TSEC2_RX_CLK
B4
I
TSEC2_RX_DV/GPIO1[23]
E6
I/O
TSEC2_RXD[7:4]/GPIO1[26:29]
A13, B13, C13, A12
I/O
TSEC2_RXD[3:0]/GPIO1[13:16]
D7, A6, E8, B7
I/O
TSEC2_RX_ER/GPIO1[25]
D14
I/O
TSEC2_TXD[7]/GPIO1[31]
B12
I/O
TSEC2_TXD[6]/
DR_XCVR_TERM_SEL
C12
O
TSEC2_TXD[5]/
DR_UTMI_OPMODE1
D12
O
TSEC2_TXD[4]/
DR_UTMI_OPMODE0
E12
O
TSEC2_TXD[3:0]/GPIO1[17:20]
B5, A5, F8, B6
I/O
Power
Supply
Notes
LVDD1
—
OVDD
—
LVDD1
—
LVDD1
3
LVDD1
—
LVDD1
—
OVDD
—
OVDD
—
LVDD1
—
OVDD
—
OVDD
—
LVDD1
10
LVDD1
—
OVDD
—
OVDD
—
LVDD2
—
LVDD2
—
LVDD2
—
LVDD2
—
OVDD
—
LVDD2
—
OVDD
—
OVDD
—
OVDD
—
OVDD
—
OVDD
—
LVDD2
—
MPC8349EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 13
Freescale Semiconductor
61