Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

RS8953SPBEPF View Datasheet(PDF) - Conexant Systems

Part Name
Description
MFG CO.
RS8953SPBEPF
Conexant
Conexant Systems Conexant
'RS8953SPBEPF' PDF : 173 Pages View PDF
RS8953B/8953SPB
HDSL Channel Unit
4.0 Registers
4.9 DPLL Configuration
4.9 DPLL Configuration
Table 4-6. DPLL Configuration Write Registers
Address Register Label
Bits
Name/Description
0xD5
0xD6
0xD7
0xD8
0xDB
0xF6
DPLL_RESID_LO
DPLL_RESID_HI
DPLL_FACTOR
DPLL_GAIN
DPLL_PINI
DPLL_RST
8
DPLL Residual
8
DPLL Residual
8
DPLL Factor
7
DPLL Gain
8
DPLL Phase Detector Init (optional for RS8953B)
DPLL Phase Detector Reset
The DPLL synthesizes the PCM Receive Clock (RCLK) output from the 60 through 80 MHz Reference Clock
(HFCLK) generated internally by PLL multiplication of MCLK, or input directly on MCLK [see PLL_MUL
and PLL_DIS in CMD_1; addr 0xE5]. HFCLK must operate in the 60 to 80 MHz frequency range, but requires
no specific phase or frequency relationship to the PCM or HDSL channels. The nominal frequency (fPCM) of
RCLK is synthesized by setting the DPLL_FACTOR and DPLL_RESID values according to the integer and
fractional results of the following formula:
[INTEGER.FRACTION]
=
f--M-----C---L---K-2----×-×----P-f-P--L--C-L--M--_---M-----U-----L--
where: fMCLK
fPCM
INTEGER
FRACTION
PLL_MUL
PLL_DIV
= MCLK input frequency
= RCLK output frequency desired
= Integer part of result [DPLL_FACTOR; addr 0xD7]
= Fractional part of result [DPLL_RESID; addr 0xD5]
= PLL multiplication factor [CMD_1; addr 0xE5]
= PLL scale factor [CMD_1; addr 0xE5]
The DPLL phase detector operates from the 10–15 MHz General Purpose Clock (GCLK) which equals
HFCLK divided by PLL scale factor:
GCLK
=
f--M-----C---L---PK----L-×--L---P-_---LD---L--I--_V---M-----U-----L--
0xD5—DPLL Residual (DPLL_RESID_LO)
7
6
5
4
3
2
1
0
DPLL_RESID[7:0]
N8953BDSB
Conexant
4-35
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]