Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

ST7232AK1T5 View Datasheet(PDF) - STMicroelectronics

Part Name
Description
MFG CO.
'ST7232AK1T5' PDF : 157 Pages View PDF
ST7232A
6 SUPPLY, RESET AND CLOCK MANAGEMENT
The device includes a range of utility features for
securing the application in critical situations (for
example in case of a power brown-out), and re-
ducing the number of external components. An
overview is shown in Figure 11.
For more details, refer to dedicated parametric
section.
Main features
Optional PLL for multiplying the frequency by 2
Reset Sequence Manager (RSM)
Multi-Oscillator Clock Management (MO)
– 5 Crystal/Ceramic resonator oscillators
the frequency by two to obtain an fOSC2 of 4 to 8
MHz. The PLL is enabled by option byte. If the PLL
is disabled, then fOSC2 = fOSC/2.
Caution: The PLL is not recommended for appli-
cations where timing accuracy is required.
Figure 10. PLL Block Diagram
PLL x 2
fOSC
/2
0
fOSC2
1
6.1 PHASE LOCKED LOOP
PLL OPTION BIT
If the clock frequency input to the PLL is in the
range 2 to 4 MHz, the PLL can be used to multiply
Figure 11. Clock, Reset and Supply Block Diagram
OSC2
OSC1
RESET
VSS
VDD
MULTI-
OSCILLATOR
(MO)
fOSC
PLL
(option)
RESET SEQUENCE
MANAGER
(RSM)
fOSC2
SYSTEM INTEGRITY MANAGEMENT
MAIN CLOCK
CONTROLLER
WITH REALTIME
fCPU
CLOCK (MCC/RTC)
SICSR
0
0
0
0
WDG
RF
WATCHDOG
TIMER (WDG)
23/157
1
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]