Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

VG4616321B View Datasheet(PDF) - Vanguard International Semiconductor

Part Name
Description
MFG CO.
VG4616321B
VIS
Vanguard International Semiconductor  VIS
'VG4616321B' PDF : 82 Pages View PDF
1 2 3 4 5 6 7 8 9 10 Next
VIS
Preliminary
VG4616321B/VG4616322B
262,144x32x2-Bit
CMOS Synchronous Graphic RAM
The Read command is used to read burst of data on consecutive clock cycles from an active row
in an active bank. The bank must be active for at least tRCD(min.) before Read command is issued.
During read bursts, the valid data-out element from the starting column address will be available
following the CAS latency after the issue of Read command. Each subsequent data-out element will
be valid by the next positive clock edge (refer to the following figure). The DQs goes into high-imped-
ance at the end of the burst, unless other command was initiated. The burst length, burst sequence,
and CAS latency are determined by the mode register which is already prgrammed.A full-page burst
will continue until terminated (at the end of the page it will wrap to column 0 and continue).
T0
T1
T2
T3
T4
T5
T6
T7
T8
CLK
COMMAND
READ A
CAS Iatency = 1
tCK1,DQ’s
CAS Iatency = 2
tCK2,DQ’s
CAS Iatency = 3
tCK3,DQ’s
NOP
NOP
NOP
NOP
NOP
NOP
DOUT A0 DOUT A1 DOUT A2 DOUT A3
DOUT A0 DOUT A1 DOUT A2 DOUT A3
DOUT A0 DOUT A1 DOUT A2 DOUT A3
NOP
NOP
Burst Read Operation (Burst Length = 4, CAS Latency = 1, 2, 3)
The read data appears on the DQs subjects to the values on the DQM inputs two clocks early (i.e.
DQM latency is two clocks for output buffers). A read burst without auto precharge function may be
interrupted by a subsequent Read or Write/Block Write command to the same bank or the other
active bank before the end of burst length. It may be interrupted by a BankPrecharge/PrechargeAll
command to the same bank too. The interrupt comes from Read command can occur on any clock
cycle following a previous Read command (refer to the following figure).
CLK
T0
T1
T2
T3
T4
T5
T6
T7
T8
COMMAND
READ A
READ B
NOP
NOP
NOP
NOP
NOP
NOP
NOP
CAS Iatency = 1
tCK1,DQ’s
CAS Iatency = 2
tCK2,DQ’s
DOUT A0 DOUT B0 DOUT B1 DOUT B2 DOUT B3
DOUT A0 DOUT B0 DOUT B1 DOUT B2 DOUT B3
CAS Iatency = 3
tCK3,DQ’s
DOUT A0 DOUT B0 DOUT B1 DOUT B2 DOUT B3
Read Interrupted by a Read (Burst Length = 4, CAS Latency = 1, 2, 3)
The DQM inputs are used to avoid I/O contention on DQ pins when the interrupt comes from
Write/Block Write command. The DQMs must be asserted (High) at least two clocks prior to the
Write/Block Write command to suppress data-out on DQ pins. To guarantee DQ pins against the I/O
contention, a single cycle with high-impedance on DQ pins must occur between the last read data
and the Write/Block Write command (refer to the following three figures). If the data output of burst
read occurs at the second clock of burst write, the DQMs must be asserted (High) at least one clock
prior to the Write/Block Write command to avoid internal bus contention.
Document:1G5-0145
Rev.1
Page 8
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]