Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

XRT75L03DIV View Datasheet(PDF) - Exar Corporation

Part Name
Description
MFG CO.
'XRT75L03DIV' PDF : 134 Pages View PDF
1 2 3 4 5 6 7 8 9 10 Next
XRT75L03D
áç
REV. 1.0.0 THREE CHANNEL E3/DS3/STS-1 LINE INTERFACE UNIT WITH SONET DESYNCHRONIZER
FIGURE 1. BLOCK DIAGRAM OF THE XRT 75L03D
SDI
SDO
INT
SC lk
CS
RESET
H O S T /H W
ST S -1/D S3 _(n )
E3_(n)
R E Q E N _(n )
RTIP_(n)
RRing_(n)
SR /DR
LLB_(n)
LOSTHR
T T IP _ (n )
TRing_(n)
M TIP_(n)
M R in g_ (n )
D M O _(n )
Serial
Processor
In te rfa ce
XRT75L03D
Peak Detector
AGC/
Equalizer
Slicer
Local
LoopBack
Clock & Data
Recovery
LOS
Detector
Clock
Synthesizer
Jitter
MUX
Attenuator
R em o te
LoopBack
Invert
HDB3/
B3ZS
Decoder
Line
Driver
D evic e
Monitor
Tx
Pulse
Shaping
Tx
C o n tr o l
Tim in g
Control
Jitter
A tte n u a to r
MUX
HDB3/
B3ZS
Encoder
Channel 0
Channel 1
Channel 2
CLKOUT
E3Clk,D S3Clk,
S T S -1C lk
RLOL_(n)
RxON
R xC lkIN V
RxClk_(n)
RPOS_(n)
RNEG_(n)/
LCV_(n)
RLB_(n)
RLOS_(n)
JATx/Rx
TPData_(n)
TNData_(n)
TxClk_(n)
TAOS_(n)
T x L E V _ (n )
TxON_(n)
Notes: 1. (n) = 0, 1 or 2 for respective Channels
2. Serial Processor Interface input pins are shared by the three C hannels in "Host" M ode and redefined in the "Hardw are" M ode.
TRANSMIT INTERFACE CHARACTERISTICS
Accepts either Single-Rail or Dual-Rail data from Terminal Equipment and generates a bipolar signal to the
line
Integrated Pulse Shaping Circuit
Built-in B3ZS/HDB3 Encoder (which can be disabled)
Accepts Transmit Clock with duty cycle of 30%-70%
Generates pulses that comply with the ITU-T G.703 pulse template for E3 applications
Generates pulses that comply with the DSX-3 pulse template, as specified in Bellcore GR-499-CORE and
ANSI T1.102_1993
Generates pulses that comply with the STSX-1 pulse template, as specified in Bellcore GR-253-CORE
Transmitter can be turned off in order to support redundancy designs
RECEIVE INTERFACE CHARACTERISTICS
Integrated Adaptive Receive Equalization (optional) for optimal Clock and Data Recovery
Declares and Clears the LOS defect per ITU-T G.775 requirements for E3 and DS3 applications
Meets Jitter Tolerance Requirements, as specified in ITU-T G.823_1993 for E3 Applications
Meets Jitter Tolerance Requirements, as specified in Bellcore GR-499-CORE for DS3 Applications
Declares Loss of Signal (LOS) and Loss of Lock (LOL) Alarms
Built-in B3ZS/HDB3 Decoder (which can be disabled)
Recovered Data can be muted while the LOS Condition is declared
Outputs either Single-Rail or Dual-Rail data to the Terminal Equipment
2
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]