Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

Z801808PSC View Datasheet(PDF) - Zilog

Part Name
Description
MFG CO.
Z801808PSC
Zilog
Zilog Zilog
'Z801808PSC' PDF : 85 Pages View PDF
Z80180
Microprocessor Unit
55
DMA Source Address Register, Channel 0H
Mnemonic SAR0H: Address 21h
Timer Data Register
76 54 32 1 0
—— —— — — — —
DMA Channel 0 Address
Figure 49. DMA Channel 0H
DMA Source Address Register Channel 0B
Mnemonics SAR0B: Address 22h
Timer Data Register
76 54 32 1 0
—— —— — — — —
DMA Channel B Address
Figure 50. DMA Channel 0B
DMA Destination Address Register Channel 0
(DAR0: I/O ADDRESS = 23h to 25h) specifies the physical destination address for channel 0
transfers. The register contains 20 bits and can specify up to 1024 KB memory addresses or
up to 64 KB I/O addresses. Channel 0 destination can be memory, I/O, or memory mapped I/
O. For I/O, the most significant bits of this register identify the REQUEST HANDSHAKE
signal for channel 0.
PS014004-1106
Architecture
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]