Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

HD74CDC857 Datasheet PDF - Hitachi -> Renesas Electronics

HD74CDC857 image

Part Name
HD74CDC857

Other PDF
  no available.

PDF
DOWNLOAD     

page
12 Pages

File Size
47.6 kB

MFG CO.
Hitachi
Hitachi -> Renesas Electronics Hitachi

Description
The HD74CDC857 is a high-performance, low-skew, low-jitter, phase locked loop clock driver. It is specifically designed for use with DDR (Double Data Rate) synchronous DRAMs.


FEATUREs
• Supports 100 MHz to 150 MHz operation range *1
• Distributes one differential clock input pair to ten differential clock outputs pairs
• SSTL_2 (Stub Series Terminated Logic) differential inputs and LVCMOS reset (G) input
• Supports spread spectrum clock
• External feedback pins (FBIN, FBIN) are used to synchronize the outputs to the clock input
• Supports both 3.3 V/2.5V analog supply voltage (AVCC), and 2.5 V VDDQ
• No external RC network required
• Sleep mode detection
• 48pin TSSOP (Thin Shrink Small Outline Package)


Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]