Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

V58C265804SLT7 Datasheet PDF - Mosel Vitelic, Corp

V58C265804S image

Part Name
V58C265804SLT7

Other PDF
  no available.

PDF
DOWNLOAD     

page
44 Pages

File Size
449.8 kB

MFG CO.
MOSEL
Mosel Vitelic, Corp MOSEL

Description
The V58C265804S is a four bank DDR DRAM organized as 4 banks x 2Mbit x 8. The V58C265804S achieves high speed data transfer rates by employing a chip architecture that prefetches multiple bits and then synchronizes the output data to a system clock


FEATUREs
■ 4 banks x 2Mbit x 8 organization
■ High speed data transfer rates with system  frequency up to 166 MHz
■ Data Mask for Write Control (DM)
■ Four Banks controlled by BA0 & BA1
■ Programmable CAS Latency: 2, 2.5, 3
■ Programmable Wrap Sequence: Sequential  or Interleave
■ Programmable Burst Length:
   2, 4, 8 for Sequential Type
   2, 4, 8 for Interleave Type
■ Automatic and Controlled Precharge Command
■ Suspend Mode and Power Down Mode
■ Auto Refresh and Self Refresh
■ Refresh Interval: 4096 cycles/64 ms
■ Available in 66-pin 400 mil TSOP-II
■ SSTL-2 Compatible I/Os
■ Double Data Rate (DDR)
■ Bidirectional Data Strobe (DQs) for input and  output data, active on both edges
■ On-Chip DLL aligns DQ and DQs transitions with  CLK transitions
■ Differential clock inputs CLK and CLK
■ Power Supply 2.5V ± 0.2V


Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]