Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

CYW15G0401DXB-BGXC View Datasheet(PDF) - Cypress Semiconductor

Part Name
Description
MFG CO.
CYW15G0401DXB-BGXC
Cypress
Cypress Semiconductor Cypress
'CYW15G0401DXB-BGXC' PDF : 53 Pages View PDF
1 2 3 4 5 6 7 8 9 10 Next
CYP15G0401DXB
CYV15G0401DXB
CYW15G0401DXB
Pin Descriptions (continued)
CYP(V)(W)15G0401DXB Quad HOTLink II Transceiver
Pin Name I/O Characteristics
Signal Description
Transmit Path Mode Control
TXMODE[1:0] Three-level Select [5]
static control inputs
Transmit Operating Mode. These inputs are interpreted to select one of nine
operating modes of the transmit path. See Table 3 for a list of operating modes.
Receive Path Data Signals
RXDA[7:0]
RXDB[7:0]
RXDC[7:0]
RXDD[7:0]
LVTTL Output,
Parallel Data Output. These outputs change following the rising edge of the selected
synchronous to the
receive interface clock.
selected RXCLKxoutput
(or REFCLKinput[4]
When the Decoder is enabled (DECMODE = HIGH or MID), these outputs represent
either received data or special characters. The status of the received data is repre-
when RXCKSEL = LOW) sented by the values of RXSTx[2:0].
When the Decoder is bypassed (DECMODE = LOW), RXDx[7:0] become the higher
order bits of the 10-bit received character. See Table 18 for details.
RXSTA[2:0]
RXSTB[2:0]
RXSTC[2:0]
RXSTD[2:0]
LVTTL Output,
Parallel Status Output. These outputs change following the rising edge of the
synchronous to the
selected receive interface clock.
selected RXCLKxoutput
(or REFCLKinput[4]
when RXCKSEL = LOW)
When the Decoder is bypassed (DECMODE = LOW), RXSTx[1:0] become the two
low-order bits of the 10-bit received character, while RXSTx[2] = HIGH indicates the
presence of a Comma character in the Output Register. See Table 18 for details.
When the Decoder is enabled (DECMODE = HIGH or MID), RXSTx[2:0] provide
status of the received signal. See Table 20, 23 and 24 for a list of Receive Character
status.
RXOPA
RXOPB
RXOPC
RXOPD
three-state, LVTTL
Receive Path Odd Parity. When parity generation is enabled (PARCTL LOW), the
Output, synchronous to parity output at these pins is valid for the data on the associated RXDx bus bits. When
the selected
parity generation is disabled (PARCTL = LOW) these output drivers are disabled
RXCLKxoutput
(or REFCLKinput[4]
(High-Z).
when RXCKSEL = LOW)
Receive Path Clock and Clock Control
RXRATE
LVTTL Input, static control Receive Clock Rate Select. When LOW, the RXCLKx± recovered clock outputs are
input, internal pull-down complementary clocks operating at the recovered character rate. Data for the
associated receive channels should be latched on the rising edge of RXCLKx+ or
falling edge of RXCLKx–.
When HIGH, the RXCLKx± recovered clock outputs are complementary clocks
operating at half the character rate. Data for the associated receive channels should
be latched alternately on the rising edge of RXCLKx+ and RXCLKx–.
FRAMCHAR Three-level Select [5],
static control input
RFEN
LVTTL Input,
asynchronous,
internal pull-down
RXMODE[1:0] Three-level Select [5],
static control inputs
When REFCLK± is selected to clock the output registers (RXCKSELx = LOW),
RXRATEx is not interpreted. The RXCLKA± and RXCLKC± output clocks will follow
the frequency and duty cycle of REFCLK±.
Framing Character Select. Used to select the character or portion of a character
used for character framing of the received data streams. When MID, the Framer looks
for both positive and negative disparity versions of the eight-bit Comma character.
When HIGH, the Framer looks for both positive and negative disparity versions of the
K28.5 character. Configuring FRAMCHAR to LOW is reserved for component test.
Reframe Enable for All Channels. Active HIGH. When HIGH, the framers in all four
channels are enabled to frame per the presently enabled framing mode as selected
by RFMODE and selected framing character as selected by FRAMCHAR.
Receive Operating Mode. These inputs are interpreted to select one of nine
operating modes of the receive path. See Table 14 for details.
Document #: 38-02002 Rev. *L
Page 10 of 53
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]