Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

EVAL-AD7982SDZ View Datasheet(PDF) - Analog Devices

Part Name
Description
MFG CO.
EVAL-AD7982SDZ
ADI
Analog Devices ADI
'EVAL-AD7982SDZ' PDF : 26 Pages View PDF
1 2 3 4 5 6 7 8 9 10 Next
Data Sheet
AD7982
VDD = 2.37 V to 2.63 V, VIO = 1.71 V to 2.3 V, TA = −40°C to +85°C, unless otherwise stated. See Figure 2 for load conditions.
Table 5.
Parameter1
THROUGHPUT RATE
CONVERSION AND AQUISITION TIMES
Conversion Time: CNV Rising Edge to Data Available
Acquisition Time
Time Between Conversions2
CNV PULSE WIDTH (CS MODE)
SCK
SCK Period (CS Mode)
SCK Period (Chain Mode)
SCK Low Time
SCK High Time
SCK Falling Edge to Data Remains Valid
SCK Falling Edge to Data Valid Delay
CS MODE
CNV or SDI Low to SDO D17 MSB Valid
CNV or SDI High or Last SCK Falling Edge to SDO High Impedance
SDI Valid Setup Time from CNV Rising Edge
SDI Valid Hold Time from CNV Rising Edge
CHAIN MODE
SDI Valid Hold Time from CNV Rising Edge
SCK Valid Setup Time from CNV Rising Edge
SCK Valid Hold Time from CNV Rising Edge
SDI Valid Setup Time from SCK Falling Edge
SDI Valid Hold Time from SCK Falling Edge
SDI High to SDO High (Chain Mode with Busy Indicator)
Symbol
tCONV
tACQ
tCYC
tCNVH
tSCK
tSCK
tSCKL
tSCKH
tHSDO
tDSDO
tEN
tDIS
tSSDICNV
tHSDICNV
tHSDICNV
tSSCKCNV
tHSCKCNV
tSSDISCK
tHSDISCK
tDSDOSDI
Min Typ Max Unit
800 kSPS
500
800 ns
290
ns
1.25
μs
10
ns
22
ns
23
ns
6
ns
6
ns
3
ns
14
21
ns
18
40
ns
20
ns
5
ns
10
ns
0
ns
5
ns
5
ns
2
ns
3
ns
22
ns
1 Timing parameters measured with respect to a falling edge are defined as triggered at x% VIO. Timing parameters measured with respect to a rising edge are defined
as triggered at y% VIO. For VIO ≤ 3 V, x = 90 and y = 10. For VIO > 3 V, x = 70 and y = 30. The minimum VIH and maximum VIL are used. See the Digital Inputs
Specifications in Table 2.
2 The time required to clock out N bits of data, tREAD, may be greater than tACQ depending on the magnitude of VIO. If tREAD is greater than tACQ, the throughput must be
limited to ensure that all N bits are read back from the device.
500µA IOL
TO SDO
CL
20pF
1.4V
500µA IOH
Figure 2. Load Circuit for Digital Interface Timing
Rev. E | Page 7 of 26
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]