Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site
Part Name
Description
ICS1532A View Datasheet(PDF) - Integrated Device Technology
Part Name
Description
MFG CO.
ICS1532A
110 MHZ TRIPLE 8-BIT ADC WITH CLOCK GENERATOR
Integrated Device Technology
'ICS1532A' PDF : 36 Pages
View PDF
Prev
11
12
13
14
15
16
17
18
19
20
Next
ICS1532
110 MH
Z
T
RIPLE
8-
BIT
ADC
WITH
C
LOCK
G
ENERATOR
Chapter 5 DPA Operation
Figure 5-1. DPA Offset (As Determined by Regs 04 and 05)
HSYNC
Fixed delay
≈
2.5 ns
CLK Offset when
DPA_OS [5-0] = 0
CLK Offset when
DPA_OS [5-0] = 1
CLK Offset when
DPA_OS [5-0] = 2
.
.
.
.
.
.
CLK Offset when
DPA_OS [5-0] = Max
One clock period
t
High
t
Low
1 unit of DPA delay
t
High
2 units of DPA delay
t
High
Maximum units of DPA delay
One unit of
DPA Delay
t
High
Table 5-1.
DPA Control
Reg 05:1-0
Bit 1 Bit 0
0
0
0
1
1
0
1
1
1. Number of Delay
Element Units
(Decimal)
16
32
Reserved
64
2. Reg 04:5-0
Max. Value
(Hex)
0F
1F
Reserved
3F
27
14
3. Pixel Clock Range
(MHz)
55
110
110
64
MDS 1532 G
18
www.idt.com
Revision 060804
Share Link:
All Rights Reserved © qdatasheet.com [
Privacy Policy
]
[
Contact Us
]