STANDARD PRODUCT
DATASHEET
PMC-2011596
ISSUE 1
Figure 15: Clock Master: Clear Channel
CTCLK
PM4328 TECT3
HIGH DENSITY T1/E1 FRAMER
AND M13 MULTIPLEXER
Receive CLK[1:28]
ED[1:28]
E C L K [1 :2 8 ]
ED[x] Tim ed
to ECLK[x]
ESIF
Egress
System
Inte rface
T J AT
Digital PLL
Transmit C LK[1:28]
TRANSMITTER
Transmit Data[1:28]
Clock Master: Clear Channel mode has no frame alignment therefore no frame
alignment is indicated to the upstream device. ECLK[x] is a continuous clock at
1.544Mb/s for T1 links or 2.048Mb/s for E1 links.
Figure 16: Clock Slave: EFP Enabled
ED[1:28]
EFP[1:28]
CEFP
CECLK
Inputs Tim ed
to CECLK
ESIF
Egress
System
Inte rface
T 1 -X B AS/E 1 -T R AN
BasicTransm itter:
Frame Generation,
Alarm Insertion,
Signaling Insertion,
Trunk Conditioning
Line Coding
T R AN S M IT TE R
T J AT
Digital PLL
T J AT
FIFO
Transmit C LK[1:28]
Transmit D ata[1:28]
In Clock Slave: EFP Enabled mode, the egress interface is clocked by the
common egress clock, CECLK. The transmitter is either frame-aligned or
superframe-aligned to the common egress frame pulse, CEFP, via the CEMFP
bit in the Master Egress Slave Mode Serial Interface Configuration register.
EFP[x] is configurable to indicate the frame alignment or the superframe
alignment of ED[x]. CECLK can be enabled to be either a 1.544 MHz clock for
T1 links or a 2.048 MHz clock for T1 and E1 links. The CECLK2M bit in the
Master Egress Slave Mode Serial Interface Configuration register selects the
2.048MHz clock for T1 operation.
PROPRIETARY AND CONFIDENTIAL
87