Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

QL5632-BPQ208I View Datasheet(PDF) - QuickLogic Corporation

Part Name
Description
MFG CO.
'QL5632-BPQ208I' PDF : 34 Pages View PDF
4/ (QKDQFHG 4XLFN3&, 'HYLFH 'DWD 6KHHW 5HY $
6\PERO
tSWA
tHWA
tSWD
tHWD
tSWE
tHWE
tWCRD
7DEOH  5$0 &HOO 6\QFKURQRXV :ULWH 7LPLQJ
3DUDPHWHU 5$0 &HOO 6\QFKURQRXV :ULWH 7LPLQJ
9DOXH QV
0LQ
WA setup time to WCLK: the amount of time the Write ADDRESS must be
stable before the active edge of the Write CLOCK
0.675
WA hold time to WCLK: the amount of time the Write ADDRESS must be stable
after the active edge of the Write CLOCK
0
WD setup time to WCLK: the amount of time the Write DATA must be stable
before the active edge of the Write CLOCK
0.654
WD hold time to WCLK: the amount of time the Write DATA must be stable after
the active edge of the Write CLOCK
0
WE setup time to WCLK: the amount of time the Write ENABLE must be stable
before the active edge of the Write CLOCK
0.623
WE hold time to WCLK: the amount of time the Write ENABLE must be stable
after the active edge of the Write CLOCK
0
WCLK to RD (WA=RA): the amount of time between the active Write CLOCK
edge and the moment when the data is available at RD
-
[9:0]
[17:0]
[1:0]
WA
RE
WD
WE
WCL K
RCLK
[9:0]
RA
[17:0]
RD
MOD E
ASYNCRD
RAM Module
Figure 12: RAM Module
‹  4XLFN/RJLF &RUSRUDWLRQ
Preliminary
ZZZTXLFNORJLFFRP WWWWWW

Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]