Production Data
ADCLRC
ADCBCLK
DOUT
WM8772EDS – 28 LEAD SSOP
1 BCLK
1/fs
1 BCLK
LEFT CHANNEL
RIGHT CHANNEL
12
MSB
n-1 n 1 2
LSB
Input Word Length (IWL)
n-1 n
NO VALID DATA
Figure 29 DSP Mode Audio Interface - Mode A Master, ADC
DSP MODE B
In DSP mode B, the MSB of DAC channel 1 left data is sampled by the WM8772EDS on the first
BCLK rising edge following a LRC rising edge. DAC channel 1 right and DAC channels 2 and 3 data
follow DAC channel 1 left data (Figure 30).
Figure 30 DSP Mode Audio Interface - Mode B Slave, DAC
1/fs
DACLRC
DACBCLK
DIN1
CHANNEL 1
LEFT
CHANNEL 1
RIGHT
CHANNEL 2
LEFT
12
MSB
n-1 n 1 2
LSB
n-1 n 1 2
Input Word Length (IWL)
CHANNEL 3
RIGHT
NO VALID DATA
n-1 n
1
Figure 31 DSP Mode Audio Interface - Mode B Master, DAC
The MSB of the left channel ADC data is output on DOUT and changes on the same falling edge of
BCLK as the low to high LRC transition and may be sampled on the rising edge of BCLK. The right
channel ADC data is contiguous with the left channel data (Figure 32).
w
PD Rev 4.2 October 2005
27