13.5.12 L2CC Interrupt Mask Register
Name:
L2CC_IMR
Address: 0x00A00214
Access: Programmable in Auxiliary Control Register
31
30
29
28
–
–
–
–
23
22
21
20
–
–
–
–
15
14
13
12
–
–
–
–
7
SLVERR
6
ERRRD
5
ERRRT
4
ERRWD
• ECNTR: Event Counter 1/0 Overflow Increment
• PARRT: Parity Error on L2 Tag RAM, Read
• PARRD: Parity Error on L2 Data RAM, Read
• ERRWT: Error on L2 Tag RAM, Write
• ERRWD: Error on L2 Data RAM, Write
• ERRRT: Error on L2 Tag RAM, Read
• ERRRD: Error on L2 Data RAM, Read
• SLVERR: SLVERR from L3 Memory
• DECERR: DECERR from L3 Memory
0: Masked. This is the default value.
1: Enabled.
27
–
19
–
11
–
3
ERRWT
26
–
18
–
10
–
2
PARRD
25
–
17
–
9
–
1
PARRT
24
–
16
–
8
DECERR
0
ECNTR
SAMA5D4 Series [DATASHEET]
Atmel-11238C-ATARM-SAMA5D4-Datasheet_12-Jul-16
103