Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

SML2108 View Datasheet(PDF) - Summit Microelectronics

Part Name
Description
MFG CO.
SML2108
Summit-Microelectronics
Summit Microelectronics Summit-Microelectronics
'SML2108' PDF : 21 Pages View PDF
SML2108
PRELIMINARY
REGISTERS
REGISTER BIT MAPS
The SML2108 has three user programmable, nonvolatile
configuration registers.
Register 0
This register is used to configure the 8-Bit ADC that
monitors the bias current. Bit 7 enables the ADC alert to
be latched, which will hold the ALERT pin low until the alert
is reset. Bits 6, 5, and 4 are used to set the sample interval
of the ADC. The input to the ADC can be scaled and offset
to provide maximum resolution over the bias current. Bits
3 and 2 are used to set the full scale range of the ADC,
while bits 1 and 0 are used to set the ADC offset. See the
Table.
Register 1
This register controls multiple functions. Bit 7 disables the
alert during a manual analog-to-digital conversion of the
bias current. Bit 6 selects the action that will reset an alert
from the ADC. When this bit is set to a 0 any device read
or write will reset the alert. When set to a 1 the alert will be
reset by a low AUTOMON signal. Bit 5 is used to toggle
the source of the ADC input between the IBIAS current and
the EXT TEMP signal. Bit 2 initializes the input of the 10
bit DAC to either zero or a stored value from a nonvolatile
register when the device is powered up. Bit 1 initializes the
input of the 8 bit DAC to either zero or a stored value from
a nonvolatile register when the device is powered up. Bit
0 sets the maximum P-channel bias current (IBIASP) and
modulation current (IMODP) to either 10mA or 100mA.
Register 2
This register controls several functions related to the bus
interface. Bits 7 and 6 control the read and write access
to the configuration registers. It is imperative that register
2 be programmed properly to prevent an inadvertent
lockout. Bit 5 determines whether the memory array is
available or locked. Bit 4 selects the device type address
for accessing the memory array, while bit 3 determines
whether the device must receive a bus address that
corresponds to the biasing of the address pins. Bit 2 is
used to enable an alert condition on the ADC to shut down
the bias current. Bits 1 & 0 are unused.
7
ADC
Alert
0
1
x
6
5
4
ADC Sample Interval
x
x
x
0
0
0
0
0
1
0
1
0
0
1
1
1
0
0
1
0
1
1
1
0
1
1
1
x
x
x
SUMMIT MICROELECTRONICS, Inc.
3
2
ADC Range
1
0
ADC Offset
x
x
x
x
0
0
0
1
1
0
1
1
0
0
0
1
x
x
1
0
1
1
Register 0
2053 2.2 11/07/00
Function
Alert not latched
Alert latched
5µs sample interval
20µs "
"
160µs "
"
1.28ms "
"
6.25ms "
"
25ms "
"
200ms "
"
1.6s
"
"
1/10 full scale bias current
1/4 full scale bias current
1/2 full scale bias current
Full scale bias current
No offset
1/4 of full scale bias current offset
1/2 of full scale bias current offset
3/4 of full scale bias current offset
2053 Reg0 1.0
11
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]