Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

WM8772 View Datasheet(PDF) - Cirrus Logic

Part Name
Description
MFG CO.
'WM8772' PDF : 73 Pages View PDF
Production Data
WM8772EFT – 32 LEAD TQFP
LEFT JUSTIFIED MODE
In left justified mode, the MSB of DIN1/2/3 is sampled by the WM8772EFT on the first rising edge of
DACBCLK following a DACLRC transition. The MSB of the ADC data is output on DOUT and
changes on the same falling edge of ADCBCLK as ADCLRC and may be sampled on the rising edge
of ADCBCLK. ADCLRC and DACLRC are high during the left samples and low during the right
samples (Figure 47).
1/fs
DACLRC/
ADCLRC
DACBCLK/
ADCBCLK
LEFT CHANNEL
RIGHT CHANNEL
DIN1/2/3/
DOUT
123
MSB
n-2 n-1 n
LSB
123
MSB
n-2 n-1 n
LSB
Figure 47 Left Justified Mode Timing Diagram
RIGHT JUSTIFIED MODE
In right justified mode, the LSB of DIN1/2/3 is sampled by the WM8772EFT on the
rising edge of DACBCLK preceding a DACLRC transition. The LSB of the ADC data is
output on DOUT and changes on the falling edge of ADCBCLK preceding a ADCLRC
transition and may be sampled on the rising edge of ADCBCLK. ADCLRC and DACLRC
are high during the left samples and low during the right samples (
Figure 48).
DACLRC/
ADCLRC
DACBCLK/
ADCBCLK
DIN1/2/3/
DOUT
LEFT CHANNEL
1/fs
RIGHT CHANNEL
123
MSB
n-2 n-1 n
LSB
123
MSB
n-2 n-1 n
LSB
Figure 48 Right Justified Mode Timing Diagram
w
PD Rev 4.2 October 2005
53
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]