Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

WM8804GEDS/V View Datasheet(PDF) - Cirrus Logic

Part Name
Description
MFG CO.
WM8804GEDS/V
Cirrus-Logic
Cirrus Logic Cirrus-Logic
'WM8804GEDS/V' PDF : 66 Pages View PDF
Production Data
WM8804
MASTER CLOCK AND PHASE LOCKED LOOP
SOFTWARE MODE INTERNAL CLOCKING
The WM8804 is equipped with a comprehensive clocking scheme that provides maximum flexibility
and many configurable routing possibilities for the user in software mode. An overview of the
software mode clocking scheme is shown in Figure 16.
Figure 16 Software Mode Clocking Scheme
The clocking scheme can be divided into four sections. These are detailed as follows:
OSCILLATOR
The primary function of the oscillator is to generate the oscillator clock (OSCCLK) for the PLL input.
Whenever the PLL or the S/PDIF receiver is enabled, the oscillator must be used to generate the
OSCCLK signal for the PLL.
The secondary function of the oscillator is to generate the OSCCLK so that it can be selected
internally as the clock source for:
The MCLK output pin, when the pin is configured as an output.
The CLKOUT output pin, when enabled.
The oscillator has one control bit as shown in Table 19. The oscillator must be powered up to
generate the OSCCLK signal.
REGISTER BIT
ADDRESS
R30
3
PWRDN
1Eh
LABEL
OSCPD
Table 19 Oscillator Control
DEFAULT
DESCRIPTION
1
Oscillator Power Down Control
0 = Power up
1 = Power down
w
PD, Rev 4.5, March 2009
21
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]