4.0 Registers
4.16 PRA Transmit Write
RS8953B/8953SPB
HDSL Channel Unit
When this assumption is not valid, this register may be used to internally reposition the TMSYNC to coincide
with Bit 0.
0x74—PRA Transmit Bits Buffer 0 (TX_BITS_BUFF0)
7
6
5
4
3
2
Sa6_4
Sa6_3
Sa6_2
Sa6_1
Sa5
A
1
0
E2
E1
The value of this register is only relevant if the corresponding MODE bit of TX_PRA_CTRL0 is set. A new
written value takes effect starting with the next PCM multiframe following the register write access cycle
completion. Each bit of this register is used in the odd frames of the PCM multiframe.
E1
The new value to be inserted into the E1 location of the data stream, in the PCM to HDSL
direction. E1 is used in Frame 13.
E2
The new value to be inserted into the E2 location of the data stream, in the PCM to HDSL
direction. E2 is used in Frame 15.
A
The new value to be inserted into the A-bit location of the data stream, in the PCM to HDSL
direction. A-bit is used in all odd frames.
Sa5
Sa6 _1, _2, _3, _4
The new value to be inserted into the Sa5 location of the data stream, in the PCM to HDSL
direction. Sa5 is used in all odd frames.
The new value to be inserted into the Sa6 _1, _2, _3, _4 location of the data stream, in the PCM
to HDSL direction. Sa6 _1 is used in Frames 1 and 9. Sa6 _2 is used in Frames 3 and 11. Sa6 _3
is used in Frames 5 and 13. Sa6 _4 is used in Frames 7 and 15.
4-72
Conexant
N8953BDSB