ADSP-BF534/ADSP-BF536/ADSP-BF537
Table 44. 10/100 Ethernet MAC Controller Timing: MII/RMII Asynchronous Signal
Parameter1, 2
Min
Max
Unit
tECOLH
tECOLL
tECRSH
tECRSL
COL Pulse Width High
COL Pulse Width Low
CRS Pulse Width High
CRS Pulse Width Low
tETxCLK × 1.5
ns
tERxCLK × 1.5
ns
tETxCLK × 1.5
ns
tERxCLK × 1.5
ns
tETxCLK × 1.5
ns
tETxCLK × 1.5
ns
1 MII/RMII asynchronous signals are COL, CRS. These signals are applicable in both MII and RMII modes. The asynchronous COL input is synchronized separately to both
the ETxCLK and the ERxCLK, and must have a minimum pulse width high or low at least 1.5 times the period of the slower of the two clocks.
2 The asynchronous CRS input is synchronized to the ETxCLK, and must have a minimum pulse width high or low at least 1.5 times the period of ETxCLK.
Table 45. 10/100 Ethernet MAC Controller Timing: MII Station Management
Parameter1
Min
Max
Unit
tMDIOS
tMDCIH
tMDCOV
tMDCOH
MDIO Input Valid to MDC Rising Edge (Setup)
MDC Rising Edge to MDIO Input Invalid (Hold)
MDC Falling Edge to MDIO Output Valid
MDC Falling Edge to MDIO Output Invalid (Hold)
10
ns
10
ns
25
ns
–1
ns
1 MDC/MDIO is a 2-wire serial bidirectional port for controlling one or more external PHYs. MDC is an output clock whose minimum period is programmable as a multiple
of the system clock SCLK. MDIO is a bidirectional data line.
ERx_CLK
ERxD3–0
ERxDV
ERxER
tERXCLKW
tERXCLK
tERXCLKIS tERXCLKIH
Figure 30. 10/100 Ethernet MAC Controller Timing: MII Receive Signal
MIITxCLK
ETxD3–0
ETxEN
tETXCLKW
tETXCLKOH
tETXCLK
tETXCLKOV
Figure 31. 10/100 Ethernet MAC Controller Timing: MII Transmit Signal
Rev. J | Page 48 of 68 | February 2014