13.5.5 L2CC Tag RAM Latency Control Register
Name:
L2CC_TRCR
Address: 0x00A00108
Access: Read/Write in Secure mode
Read-only in Non-secure mode
31
30
29
28
27
26
25
24
–
–
–
–
–
–
–
–
23
22
21
20
19
18
17
16
–
–
–
–
–
–
–
–
15
14
13
12
11
10
9
8
–
–
–
–
–
TWRLAT
7
6
5
4
3
2
1
0
–
TRDLAT
–
TSETLAT
Note: The L2 Cache Controller (L2CC) must be disabled in the L2CC Control Register prior to any write access to this register.
• TSETLAT: Setup Latency
• TRDLAT: Read Access Latency
• TWRLAT: Write Access Latency
Latency to Tag RAM is the programmed value + 1.
Default value is 0.
96 SAMA5D4 Series [DATASHEET]
Atmel-11238C-ATARM-SAMA5D4-Datasheet_12-Jul-16