Qdatasheet_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

EVAL-AD1938AZ View Datasheet(PDF) - Analog Devices

Part Name
Description
MFG CO.
EVAL-AD1938AZ
ADI
Analog Devices ADI
'EVAL-AD1938AZ' PDF : 32 Pages View PDF
ADDITIONAL MODES
The AD1928 offers several additional modes for board-level
design enhancements. To reduce the EMI in board-level design,
serial data can be transmitted without an explicit BCLK. See
Figure 27 for an example of a DAC TDM data transmission
mode that does not require high speed DBCLK. This configura-
tion is applicable when the AD1928 master clock is generated
by the PLL with the DLRCLK as the PLL reference frequency.
DLRCLK
INTERNAL
DBCLK
DSDATAx
32 BITS
AD1928
To relax the requirement for the setup time of the AD1928 in
cases of high speed TDM data transmission, the AD1928 can
latch in the data using the falling edge of DBCLK. This
effectively dedicates the entire BCLK period to the setup time.
This mode is useful in cases where the source has a large delay
time in the serial data driver. Figure 28 shows this pipeline
mode of data transmission.
Both the BCLK-less and pipeline modes are available on the
ADC serial data port.
DLRCLK
INTERNAL
DBCLK
TDM-DSDATAx
Figure 27. Serial DAC Data Transmission in TDM Format without DBCLK
(Applicable only if PLL locks to DLRCLK. This mode is also available in the ADC serial data port.)
DLRCLK
DBCLK
DATA MUST BE VALID
AT THIS BCLK EDGE
DSDATAx
MSB
Figure 28. I2S Pipeline Mode in DAC Serial Data Transmission
(Applicable in stereo and TDM, useful for high frequency TDM transmission. This mode is also available in the ADC serial data port.)
Rev. 0 | Page 29 of 32
Share Link: GO URL

All Rights Reserved © qdatasheet.com  [ Privacy Policy ] [ Contact Us ]